forked from pConst/basic_verilog
-
Notifications
You must be signed in to change notification settings - Fork 0
/
gray_tb.sv
116 lines (95 loc) · 2.05 KB
/
gray_tb.sv
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
//------------------------------------------------------------------------------
// gray_tb.sv
// Konstantin Pavlov, [email protected]
//------------------------------------------------------------------------------
// INFO ------------------------------------------------------------------------
// testbench for bin2gray and gray2bin module
`timescale 1ns / 1ps
module gray_tb();
logic clk200;
initial begin
#0 clk200 = 1'b0;
forever
#2.5 clk200 = ~clk200;
end
logic rst;
initial begin
#0 rst = 1'b0;
#10.2 rst = 1'b1;
#5 rst = 1'b0;
//#10000;
forever begin
#9985 rst = ~rst;
#5 rst = ~rst;
end
end
logic nrst;
assign nrst = ~rst;
logic rst_once;
initial begin
#0 rst_once = 1'b0;
#10.2 rst_once = 1'b1;
#5 rst_once = 1'b0;
end
logic nrst_once;
assign nrst_once = ~rst_once;
logic [31:0] DerivedClocks;
clk_divider #(
.WIDTH( 32 )
) cd1 (
.clk( clk200 ),
.nrst( nrst_once ),
.ena( 1'b1 ),
.out( DerivedClocks[31:0] )
);
logic [31:0] E_DerivedClocks;
edge_detect ed1[31:0] (
.clk( {32{clk200}} ),
.nrst( {32{nrst_once}} ),
.in( DerivedClocks[31:0] ),
.rising( E_DerivedClocks[31:0] ),
.falling( ),
.both( )
);
logic [15:0] RandomNumber1;
c_rand rng1 (
.clk( clk200 ),
.rst( rst_once ),
.reseed( 1'b0 ),
.seed_val( DerivedClocks[31:0] ),
.out( RandomNumber1[15:0] )
);
logic start;
initial begin
#0 start = 1'b0;
#100 start = 1'b1;
#20 start = 1'b0;
end
// Module under test ==========================================================
`define WIDTH 32
logic [`WIDTH-1:0] bin = 0;
always_ff @(posedge clk200) begin
if(~nrst_once) begin
bin[`WIDTH-1:0] <= 0;
end else begin
bin[`WIDTH-1:0] <= bin[`WIDTH-1:0] + 1'b1;
end
end
logic [`WIDTH-1:0] gray;
bin2gray #(
.WIDTH( `WIDTH )
) BG1 (
.bin_in( bin[`WIDTH-1:0] ),
.gray_out( gray[`WIDTH-1:0] )
);
logic [`WIDTH-1:0] bin2;
gray2bin #(
.WIDTH( `WIDTH )
) GB1 (
.gray_in( gray[`WIDTH-1:0] ),
.bin_out( bin2[`WIDTH-1:0] )
);
//assert property
// (bin[`WIDTH-1:0] == bin2[`WIDTH-1:0])
//else $error("It's gone wrong");
endmodule